· Combinational circuit There is no feedback element pricent Of depend only up on present 119: (NO. memory elemil) A pesign of combinational circuit 1. Identity 1/p and off 2. Construct thruth-table 3. Wate logical operation 4. Simplify logical " 5. Construct the logic ext # Arhematic circuit - HA. HS. FA. FS - Half Adder - perform addition of two bits B Tearry 1 1 C = AB & De 5 NAND - GATE. 5-NOR gate A DO AFB AB > Full Adder -> perform addition of 3 bits Two Input Hand & reportent two significant bets to be added and thent Input I greper sit Carry from 1000 Significant position.







# Three bit multiplen. A = 92 91 90 TWO -> FA B = b2 b1 b0 Three - HA azbo 9,60 aobo one - And GATE 926, 9161 9061 X 92620162 9062. X P5 P4 P3 P2 HA IFA IFA HA AND # Parallel Addu => Carry propagate adder

Corpple Carry Adder) A b3626160 Augenl A 93 92 91 90

93 929190 1111 IIII Addend B b3 b2 b1 b0 C4 S3 S2 S1 Sp parallel Adder a, b, 90 bo # BCD to X-3 Cancerfor = O Wingto 4 but 11 Adder 4 bet 11 Adder ( Cin 20 Nat X-3



NIX ENERGY STRUCT & FALL CHER LEW LAND If Sum >9 If sum > 4 When even the olp of AND gate is of ar vice the Carry from frut adder is 15 Versa Hene of then Input to En-or Gate's ethin 0,0, or 11 Horce 0,0 If Sum < 9 Engaple Sym19 = 12 1001 Colder State 0011 Opposed from the backers Comy -> 0 S3(S2+S1) -> 1 Cornetin 0110 The factor of the second of th 00010010 BED BCD An one is so advised Sym < 9 001 EST STATE WARES = 7 1001 Carry -> 0  $S_3(S_2 + S_1) \longrightarrow 0$ THE STATE OF THE S 11119-11 00010 1 - Carry 53(52,51) →0 + 0910 → cornor 000 1 1000 670-Bipg Bco -> 8 → 18

6.7 Addend Augenl GBit 11 Adoler 4 Bit binony Adder BCD Sym, (484m bit, and onl orny bit) # 900 Complement of a BCD desta = 9-in decemel. = 1'1 complant + 1010 1. comp. of a binny data can be achieved by BCD Of 0100 9.5 complet ABI= A g'n lamp in piny -> 1011 0/p-11 1011 dz + 1010 di do # Adder Sub ractor (2'1 complement). USING \* Ex-OR ach as governo for contral = 1 \* Ex-or acts as buffer ") A4 A3 A2 A1 A6 +1- By B3 B2 B, Bo



carry hon to propagate through two gate \* The signals Pi and ge settle to their steady state value after propagation through Prespective gate 1. e. only one level (HA).

Pi and gi one common to all FAs and depend on only ai and bi, FAI, FAZ, FAZ, FAY all provide Pi and gi simultaniaisly after one > Total propagation time = Delay of one (HA) in general total propagation

Jelay

in general total propagation

delay of each

delay = (2n+1) times delay of each

gent.

a 4 bit 11 - 11 for ubit 11 Adder = (2 X4 +1) 16hs = 90hs leach get delay = 10hs C1 to C2 = 3005 C2 to C3 = 20ns C3 to C4 = 20 ns The Carry propagation time can be reduced by using faster gates but there is always a physical limit. Cy to es = 20ns = 98ns => mother way is to Intrese Hardware Completify So as to reduce Carry propagation time # Carmy look aheeal Adder — in this type of adder all comes get generated Simultaneously.

Cet es défine tors vouable pi = ai Bbi → is called Canry gi = aibi -> is ", si = pi ⊕ ci City = gi + pici (3 = g2 + p2e2 = g2 + p2 (f1 + p14) C3 = g2 + P2 g1 + P2 P1 C1  $c_4 = g_3 + p_3 c_3 = g_3 + p_3 (g_2 + p_2 g_1 + p_2 p_1 c_1)$ c4 = 93 + P3 92 + p3 p2 91 + p3 p2 p1 c1 P Note that Cz; C3, C4 Can be enpressed in sof and Has two level AND-OR / Two level NAND-NAND ARS note that cy does not Have to wait for & and er to propagate. In fact ey's propagats at the Pi is Responsible for propagating carry from G to Ci+1 · gi is gradependent of ci

evel gete Level gete OR Level xor 8, 82-83 p, p2 p3 9  $c_2$   $c_2$ c3 c3 H 53 94 [HAY] 94 [ \* propagation delay of carry look ahead Adder (46it) = Delay of one HA + Delay of 3 gate levels.

(AND-OR-EX-OR) PREX-OR = ZONS and P. DANOJOR = 10 ms Ex-OR AND OR JEX-OR 20 + 10 + 10 + 20 = 60 ns Than PD carry look when = Delay H.A = Delay / = Delay of one HA + 4 (AND While PP Parallel addler 20 + 4 (10 +10)

2 100 ns.

```
one bet compressor
# Magnifiede Compreter:
                              fA=B = ab + ab = a0b
  Consider a 4 bit no.
                              fase = ab
   A = 93 92 9, 90
   B = b3 b2 b1 b0
                             facB = ab
   let xi = ai O bi (i = 0,1,2,3)
  fA: B = x3 n2 n1 n0
 f_{AB} = 93\overline{b}_3 + n_3 a_2\overline{b}_2 + n_3 n_2 a_1\overline{b}_1 + n_3 n_2 n_3 a_0\overline{b}_0
    FACB = 93 b3 + n3 92 b2 + n3 x2 9, b, + n3 x2 x, 90 b0
  9 8 A=B ACB ASB
  19 0 0 0 => loglic
0 0 0 0 0 0
     1 3 3 3 1 1 2 5 0 1 0 1 4 1
                           R= 9 1001
\Rightarrow = B
                              alobi = ni
A=13
                   23 2 01
         1011
                    \chi_2 = 0
                    n, = 0
                    no = 01
=> of ACB
              1011 N3 = 1
```